**Course Specification** 

# Code: ECE 312 Course: Electronic circuits design Using Computer

## A- Affiliation:

| Relevant program:                | Electronics and Communication Engineering program (ECE) |
|----------------------------------|---------------------------------------------------------|
| Department offering the program: | Communications and Computer Engineering Dep.            |
| Department offering the course:  | Communications and Computer Engineering Dep.            |
| Date of specifications approval: | 2020-2021                                               |
| Year of regulation approval:     | 2013                                                    |

## **B** - BASIC INFORMATION

| Course Title: Electronic circuits design using computer |                |            | Code: ECE 312   | Year/level: Third year        |
|---------------------------------------------------------|----------------|------------|-----------------|-------------------------------|
|                                                         |                |            |                 | Semester:2 <sup>nd</sup> term |
| Teaching Hours:                                         | Lecture: Ohrs. | Tutorial:0 | Practical: 6hrs | Total: 6hrs.                  |

## **C - Professional Information**

## 1 – Course Learning Objectives:

The main objective of this course is to learn the basics of digital circuit design and implementation through computer-aided design (CAD) tools.

## 2 - Intended Learning Outcomes (ILOS)

### K- Knowledge and understanding:

By the end of the course the student should gain the following knowledge.

- k1- State the basics of Field Programmable Gate Array (FPGA) Technique for circuit design and implementation (K4,K13,K20).
- k2- Illustrate the way in which digital circuits are designed today, using CAD tools (K4,K20,K13).
- k3-State basics of circuit design with VHDL programming language(K4,K13,K20).

#### I- Intellectual skills:

By the end of the course the student should be able to:

- i1- Analyze, simulate, and Synthesis digital circuits using CAD Software.(I14, I18, I15)
- i2- Develop VHDL Design Programs (I15).

### P - Professional and practical skills:

By the end of the course the student should be able to:

- p1- Prepare models and implement digital circuits for certain specific function using relevant laboratory equipment and analyze the results correctly (P13).
- p2-Practice VHDL programming language for the design of digital circuits (P15).
- p3- Use appropriate analysis and design tools (P17).

### T - General and transferable skills:

By the end of the course the student should be able to:

t1-Works under pressure (T2).

| 3 – | Co | nte   | nts  |
|-----|----|-------|------|
| ა — | CU | IIILE | 1112 |

| Week No. | Торіс                                                                                                                     | Lecture<br>hours | Tutorial<br>hours | Practical hours |
|----------|---------------------------------------------------------------------------------------------------------------------------|------------------|-------------------|-----------------|
| 1        | <ul><li>Introduction</li><li>FPGA structure</li><li>Introduction to CAD tools</li></ul>                                   | -                | -                 | 6               |
| 2        | <ul> <li>Fundamental VHDL units</li> <li>Data Types</li> <li>Operators</li> <li>Assignment Statements</li> </ul>          | -                | -                 | 6               |
| 3        | <ul><li>Multiplexers</li></ul>                                                                                            | -                | -                 | 6               |
| 4        | <ul><li>Decoders</li><li>Encoders</li></ul>                                                                               | -                | -                 | 6               |
| 5        | <ul> <li>Latches</li> <li>Flip Flop</li> <li>Parallel register</li> <li>Shift register</li> </ul>                         | -                | -                 | 6               |
| 6        | ■ Counters                                                                                                                | -                | -                 | 6               |
| 7        | <ul> <li>Half Adder, Full Adder, Parallel Adder</li> <li>Half, Full, Parallel subtractor using Parallel Adders</li> </ul> | -                | -                 | 6               |
| 8        | <ul> <li>Introduction to Finite State Machines</li> </ul>                                                                 | -                | -                 | 6               |
| 9        | Mid Term                                                                                                                  |                  |                   |                 |
| 10       | Traffic Light Controller example                                                                                          | -                | -                 | 6               |
| 11       | ■ FSM as Sequence Detectors                                                                                               | -                | -                 | 6               |
| 12       | ■ Timing Simulation, Synthesis, Place and Route                                                                           | -                | _                 | 6               |
| 13       | ■ Pin Assignments, FPGA configuration                                                                                     | -                | -                 | 6               |
| 14       | Oral/Practical                                                                                                            | -                | -                 |                 |

| 15 | ■ Final Exam | - | - | -  |
|----|--------------|---|---|----|
|    | Total        | - | - | 72 |

| Course<br>Intended<br>learning |                             | Teaching and Learning Methods |             |           |                                   |                 |                |                              |             |                           |            |                            |
|--------------------------------|-----------------------------|-------------------------------|-------------|-----------|-----------------------------------|-----------------|----------------|------------------------------|-------------|---------------------------|------------|----------------------------|
| Outcomes<br>(ILOs)             | Lectures/Online<br>Lectures | Presentation                  | Discussions | Tutorials | Practical and lab.<br>experiments | Problem Solving | Brain Storming | Projects and<br>Team Working | Site Visits | Researches and<br>Reports | Self-Study | Modeling and<br>Simulation |
| Knowledge & Understanding      | √                           | <b>V</b>                      | √           | V         | V                                 |                 | <b>V</b>       | V                            |             | V                         |            |                            |
| Intellectual<br>Skills         | √                           | √                             | √           | √         | V                                 | V               | √              | V                            |             | V                         |            | √                          |
| Professional<br>Skills         | √                           | √                             |             | √         | V                                 | √               |                | V                            |             | V                         | 1          | V                          |
| General Skills                 |                             | V                             | √           | √         | <b>√</b>                          | √               |                | <b>V</b>                     |             | √                         | √          | √                          |

| 5.Course Contents/ILOS:                                 |      |      |        |    |
|---------------------------------------------------------|------|------|--------|----|
| Course Contents                                         | k    | i    | р      | Т  |
| FPGA technique for digital circuit design               | k1   |      |        |    |
| Basics of VHDL language                                 | K3   |      |        |    |
| Multiplexers                                            | K2,3 | i1,2 | p1,2,3 | t1 |
| Decoder/Encoder                                         | K2,3 | i1,2 | p1,2,3 | t1 |
| Latch, Flip Flop, Parallel register, and Shift Register | K2,3 | i1,2 | p1,2,3 | t1 |
| Counters                                                | K2,3 | i1,2 | p1,2,3 | t1 |
| Half Adder, Full Adder, Parallel Adder                  | K2,3 | i1,2 | p1,2,3 | t1 |
| Half, Full, Parallel subtractor using Parallel Adders   |      |      |        |    |
| Introduction to Finite State Machines                   | K2   | i1   | p1,3   | t1 |
| Traffic Light Controller example                        |      | i1   | p1,3   | t1 |
| FSM as Sequence Detectors                               |      | i1   | p1,3   | t1 |
| Timing Simulation, Synthesis, Place and Route           | k2   | i1   | p1,3   |    |
| Pin Assignments, FPGA configuration                     | k2   | i1   | p1,3   |    |

| 6- Students' Assessment Methods:          |                                                 |
|-------------------------------------------|-------------------------------------------------|
| 6-1 Tools                                 |                                                 |
| Attendance & Quizzes & reports to measure | Content of k1to k3, i1 to i2, p1 to p3, and t1. |
| Mid-Term exam to measure                  | Content of k1to k3, i2, and p2.                 |
| Oral / practical exam to measure          | Content of k1to k3, i1 to i2, p1 to p3, and t1. |
| Final exam to measure                     | Content of k1 to k3, i2, and p2.                |

| 6-2, Time schedule:  |                                                         |
|----------------------|---------------------------------------------------------|
| Attendance           | Weekly                                                  |
| Reports and sheets   | Bi-weekly                                               |
| Quizzes              | At the 6th week of 1stsemester                          |
| Oral /practical Exam | At the 14 <sup>h</sup> week of 1 <sup>st</sup> semester |
| Mid-term exam        | At the 9th week of 1stsemester                          |
| Final exam           | At the 15th week of 1st semester                        |

6.3. Grading system

| Teacher Opinion | Quizzes              |       |           | 12 Marks | 40 % |  |
|-----------------|----------------------|-------|-----------|----------|------|--|
|                 | Mid-term exam        | 30%   | 30        | 18 Marks | 60 % |  |
|                 | Lab Attendance       |       |           | 3 Marks  | 10%  |  |
| Practical &Oral | Lab Reports          | 30%   | 30        | 3 Marks  | 10%  |  |
|                 | Oral /Practical Exam | 30 /0 |           | 24 Marks | 80 % |  |
| Final Exam      |                      | 40%   |           | 40       |      |  |
| Total           |                      | 100%  | 150 Marks |          |      |  |

## 7- List of references:

### 7-1 Course notes

#### 7-2 Essential books (text books)

- [1] Z. Navabi, "VHDL Analysis and Modeling Of Digital Systems," New York, N.Y.: McGraw-Hill, 2<sup>nd</sup> Ed.,1998.
- [2] M. Zwolinski, "Digital System Design With VHDL,", Pearson Education Limited, 2006.
- [3] S. Salivahanan and S. Arivazhagan ,"Digital Circuits& Design,"\_Vikas Publishing House Pvt Ltd, 4<sup>th</sup> ed., 2012.
- [4] S. Rammamurthy and V.P. Kothari, "VHDL Modeling For Digital Design Synthesis," Medtec, 1st ed., 2014.
- [5] M. M. R. Mano and M. D. Ciletti, "Digital Design With an Introduction To The Verilog HDL, VHDL, & System Verilog," Pearson, 6<sup>th</sup> ed., 2019.
- [6] S. Mazor and P. Langstraat, "Aguide to VHDL," Springer, 2<sup>nd</sup> ed., 2007.

# 8- Facilities required for teaching and learning:

- Black or white board
- Overhead projector or Data show
- Disk-top computers and simulation tools

| Course coordinator:     | Dr.Fatma Elfouly      |  |
|-------------------------|-----------------------|--|
| Head of the Department: | Prof.Dr.SalahElagouze |  |
| Date:                   |                       |  |